登 录
註 冊
论坛
微波仿真网
注册
登录论坛可查看更多信息
微波仿真论坛
>
Faraday Dynamics专区
>
高速有线链路中的信号完整性问题(PhD论文PDF ..
发帖
回复
968
阅读
7
回复
[资料]
高速有线链路中的信号完整性问题(PhD论文PDF下载)
离线
faradynamics
UID :131952
注册:
2019-04-28
登录:
2025-09-30
发帖:
1363
等级:
论坛版主
0楼
发表于: 2023-06-08 16:00:48
[post]This work focuses on the basic signal integrity issues of high-speed wireline links. It bridges the gap between optimum system design and circuit design for such links by: (1) understanding the effects of the system parameters on the bit error rate (BER), (2) introducing circuit architectures for the realization of systems that minimize the BER, and (3) demonstrating integrated circuit prototypes that verify the solutions.
First, we develop a theory that analytically relates the data link BER to the system characteristics, e.g., the channel response, the pre-amplifier bandwidth, and the transmitter clock jitter. We generate the BER contours to find the optimum receiver bandwidth as well as the optimum sampling point and its associated timing margin. We also develop the theory of the data-dependent jitter (DDJ), which is a significant component of the timing jitter in high-speed links. We provide an analytical distribution function for the DDJ of an arbitrary linear time-invariant system and include the impact of the DDJ on the BER.
Second, we propose a bandwidth enhancement method for wideband amplifiers. This is useful for the realization of high-speed links in technologies that suffer from large parasitic components. The method leverages two-port broadband matching to enable amplifier stages to achieve their maximum gain-bandwidth product. We demonstrate a 10Gb/s CMOS 0.18µm amplifier with this technique that has 2.4 times the bandwidth improvement over a design that does not apply the technique.
Third, we develop an eye-opening monitor (EOM) that enables full integration of adaptive equalizers. The EOM evaluates the signal eye diagram quality and reports a quantitative measure, which is correlated to the signal integrity. We demonstrate a prototype in 0.13µm standard CMOS that operates up to 12.5Gb/s and has 68dB error dynamic range.
Finally, we introduce an instantaneous clockless demultiplexer for burst-mode communication applications. We propose a clockless finite state machine that recovers and demultiplexes the received burst of data instantaneously. The architecture consists of a combinational logic structure and a bit-period-delayed f ..
未注册仅能浏览
部分内容
,查看
全部内容及附件
请先
登录
或
注册
共
5
条评分
,
技术分
+4
,
rf币
+58
rficdesign
rf币
+30
优秀资料+RF币
2024-05-29
wishbone
rf币
+8
学习一下
2023-06-14
rocketsci
rf币
+20
优秀资料+RF币
2023-06-12
wudawolf
技术分
+2
优秀资料
2023-06-11
rficdesign
技术分
+2
优秀资料
2023-06-10
离线
rficdesign
UID :10002
注册:
2008-03-27
登录:
2025-09-28
发帖:
1438
等级:
论坛版主
1楼
发表于: 2023-06-10 07:05:21
优秀资料
共
条评分
离线
wudawolf
智者不锐,慧者不傲。
UID :7362
注册:
2008-01-09
登录:
2025-09-27
发帖:
3709
等级:
荣誉管理员
2楼
发表于: 2023-06-11 18:45:18
优秀资料
共
条评分
离线
rocketsci
四海皆兄弟,五湖会朋友
UID :7390
注册:
2008-01-10
登录:
2025-09-30
发帖:
1112
等级:
论坛版主
3楼
发表于: 2023-06-12 07:16:35
优秀资料+RF币
共
条评分
离线
wishbone
UID :8110
注册:
2008-02-01
登录:
2025-10-01
发帖:
856
等级:
准仿真大师级
4楼
发表于: 2023-06-14 07:33:54
学习一下
共
条评分
离线
faradynamics
UID :131952
注册:
2019-04-28
登录:
2025-09-30
发帖:
1363
等级:
论坛版主
5楼
发表于: 2023-06-15 12:34:34
共
条评分
离线
rficdesign
UID :10002
注册:
2008-03-27
登录:
2025-09-28
发帖:
1438
等级:
论坛版主
6楼
发表于: 2024-05-29 07:04:06
优秀资料+RF币
共
条评分
离线
wishbone
UID :8110
注册:
2008-02-01
登录:
2025-10-01
发帖:
856
等级:
准仿真大师级
7楼
发表于: 2024-10-18 07:32:57
共
条评分
发帖
回复